SmartBond™ DA14680 Wearable-on-Chip™
The world’s first single-chip solution for wearables

Wearables are the hottest topic in personal connectivity. But today’s devices are limited in battery lifetime and functionality. Dialog’s SmartBond™ DA14680 enables designers to create second- and third-generation Bluetooth® low energy wearables to drive this fast-growing market forward.

It’s the world’s first single-chip solution for wearable and other rechargeable devices. This highly integrated solution supports the full Bluetooth 4.2 features. As a SmartBond device, it offers the highest performance, lowest power consumption and smallest footprint. Delivering processing capacity when you need it and saving power when you don’t, it can manage multi-sensor arrays and enable always-on sensing. Plus our SmartSnapetts™ tooling helps you optimize your software for power consumption.

The DA14680 includes Flash memory, offers unlimited execution space and enables over-the-air updates. With an integrated Power Management Unit comprising system power rails, a battery charger and a fuel gauge, it supports rechargeable batteries natively and can power a complete wearable system. Meanwhile, a dedicated hardware crypto engine delivers banking-level security (including Apple HomeKit support) with end-to-end encryption to keep personal data safe.

Applications

- (Multi-sensor) wearable devices:
  - Fitness / activity trackers
  - Sport watches
  - Smartwatches
- Smart home
- Consumer appliances
- Home automation
- Voice-controlled remote controls
- Rechargeable keyboards
- Toys
- Industrial automation

www.dialog-semiconductor.com/bluetoothlowenergy
SoC Features

- Complies to Bluetooth 4.2, ETSI EN 300 328 and EN 300 440 Class 2 (Europe), FCC CFR47 Part 15 (US) and ARIB STD-T66 (Japan)
- Flexible processing power
  - 32 kHz up to 96 MHz 32-bit ARM Cortex-M0 with 16 kBytes, 4-way associative cache
  - Three optimised power modes (Extended sleep, Deep sleep and Hibernation) reducing current down to 840 nA
- Memories
  - 8 Mb FLASH
  - 64 kB One-Time-Programmable (OTP) memory
  - 128 kB Data SRAM with retention capabilities
  - 16 kB Cache SRAM with retention capabilities
  - 128 kB ROM (including boot ROM and Bluetooth low energy stack)
- Power management
  - Integrated Buck DC-DC converter (1.7 V - 4.75 V)
  - Three power supply pins for external devices
  - Supports Li-Polymer, Li-Ion, coin cells, NiMH and alkaline batteries
  - Charger (up to 5.0 V) with programmable curves
  - High accuracy state-of-charge fuel gauge
  - Programmable threshold for brownout detection
- Clocks
  - 16 MHz crystal and RC oscillators
  - 32 kHz crystal and RC oscillators
  - 10.5 kHz RCX oscillator as a 32 kHz crystal replacement
  - Low power PLL up to 96 MHz
- Three general purpose timer/counters with PWM, one of them 16-bit up/down timer/counter with PWM available in extended sleep mode
- Application cryptographic engine with ECC, AES-256, SHA-1, SHA-256, SHA-512 and a FIPS 140-2-compliant True Random Number Generator
- Digital interfaces
  - 31 general purpose I/Os with programmable voltage levels
  - Two UARTs, one with hardware flow control
  - Two SPI+™ interfaces
  - Two I²C bus interfaces at 100 kHz, 400 kHz
  - Three-axis capable Quadrature Decoder
  - PDM interface with HW sample rate converter (2 mics or 2 speakers)
  - I²S/PCM master/slave interface up to 8 channels
  - Keyboard scanner with de-bouncing
  - Infrared (IR) interface (PWM)
  - USB Full Speed (FS) device interface
• Analog interfaces
  - 8-channel 10-bit ADC with averaging capability achieving 11.5 ENOB
  - Three matched white LED drivers
  - Temperature sensor

• Radio transceiver
  - 2.4 GHz CMOS transceiver with integrated balun
  - 50 Ω matched single wire antenna interface
  - 0 dBm transmit output power and -94 dBm receiver sensitivity
  - Supply current at VBAT1 (3 V): 3.4 mA (TX), 3.1 mA (RX)

• Packages
  - AQFN with 60 pins, 6 mm x 6 mm x 0.9 mm

### Power Management

There are 3 power rails that can be used to supply external devices namely V\_sys, V\_flash and V\_ext. There are also internal rails used for the core and the radio (V\_core, V\_radio). All of the rails are supplied by a normal LDO, a Retention LDO or one of the outputs of the Single Inductance Multiple Output (SIMO) DCDC converter. When the SoC is active, the DCDC is enabled. When the SoC is in sleep mode, then the Retention LDOs are supplying the rails. The normal LDOs are used while powering up the system or during transitions from active to sleep and vice-versa.

The driving capability of the various rails is depicted in the figure: light blue for active, dark blue for sleep. LDOs as well as DCDC outputs can be switched on/off depending on the application’s requirements. A flexible Constant Current / Constant Voltage (CC/CV) charger supplying currents from 200 μA to 400 mA allows for native re-chargeable batteries support. Finally, a State-of-Charge engine, monitors the remaining capacitance of the battery when the system is active. The Power Management Unit reduces Bill of Material and enables full control of the power budget of the final product.
Application CPU
The ARM M0™ CPU is equipped with a configurable 16 kB cache which can operate in direct, two-way or four-way associative mode. Moreover, the cache line size can be programmed to be 8, 16 or 32 bytes. The SoC allows execution directly from the integrated FLASH (8 Mb) or the OTP. There are 2 separate buses, one serving the code execution path (CPU, FLASH) and another which serves data storage (DMA, Peripherals) hence eliminating latencies in application execution. The CPU can be clocked by the XTAL16 crystal oscillator (16 MHz), or by a low-power internal PLL which boosts the frequency to 96 MHz, enabling complex applications or algorithms without the use of an external or dedicated MCU.

System Booting
The DA14680 supports booting from a serial interface or from a non-volatile memory (FLASH or OTP). It also comes with a pre-defined header residing in OTP which contains configuration flags but also trim values and preferred settings programmed during silicon manufacturing and/or final product testing by the customer. Booting latency might vary from 15 ms (NVM booting path) to some hundreds of ms (serial path) depending on the serial interface used and the speed/size of the booting transaction.

Sleep Modes
The DA14680 comprises multiple power domains which are powered by the Vcore rail and can be switched on or off by software. This flexibility combined with manipulating clocks and retainable RAM cells, leads to the three different sleep modes of the system: Extended Sleep, Deep Sleep and Hibernation. The first mode is used between Bluetooth low energy activities, the second is a clock-less mode with RAM retained (used to store pairing parameters) while the third is a clock-less mode with all RAM off, achieving the minimum current dissipation.

Software and Tools
The DA14680 is supported by Dialog SmartSnippets Studio, a royalty-free software development platform for all SmartBond devices, which contains:

- SmartSnippets Toolbox: A tool suite covering all software developer needs, including power profiling, FLASH or OTP programming and testing
- SmartSnippets IDE: An Eclipse CDT based IDE pre-configured plugins allowing easy out of the box set-up of the build/debug environment
- SmartSnippets DA1468x Software Development Kit and Documentation
Specification Parameters

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Description</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_BAT</td>
<td>Supply voltage</td>
<td>Recommended operating condition</td>
<td>1.7</td>
<td>4.75</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>I_BAT_IDLE</td>
<td>Supply current</td>
<td>CPU is idle (WFI), DCDC on, VBAT=3V</td>
<td>0.4</td>
<td>0.6</td>
<td>1</td>
<td>mA</td>
</tr>
<tr>
<td>I_BAT_RUN_16MHz</td>
<td>Supply current</td>
<td>CPU executes code from RAM, DCDC on, peripherals on, VBAT=3V</td>
<td>1.2</td>
<td>1.4</td>
<td>1.9</td>
<td>mA</td>
</tr>
<tr>
<td>I_BAT_RUN_96MHz</td>
<td>Supply current</td>
<td>CPU executes code from RAM, DCDC on, peripherals on, VBAT=3V</td>
<td>5.7</td>
<td>6.2</td>
<td>6.9</td>
<td>mA</td>
</tr>
<tr>
<td>I_BAT_EXT_SLP</td>
<td>Supply current</td>
<td>Cache (16kB) and Data (32kB) retained. XTAL32k used. FLASH in power down.</td>
<td>1.7</td>
<td>2.6</td>
<td>14.7</td>
<td>μA</td>
</tr>
<tr>
<td>I_BAT_DP_SLP</td>
<td>Supply current</td>
<td>All clocks off. FLASH off. 24kB RAM retained.</td>
<td>1.5</td>
<td>2.4</td>
<td>13.8</td>
<td>μA</td>
</tr>
<tr>
<td>I_BAT_HIBERN</td>
<td>Supply current</td>
<td>All clocks off. FLASH off. No RAM retained.</td>
<td>0.6</td>
<td>0.7</td>
<td>5.8</td>
<td>μA</td>
</tr>
<tr>
<td>P_SENSE</td>
<td>Radio sensitivity level</td>
<td>Normal operating conditions; PER=30.8%; DCDC disabled</td>
<td>-94</td>
<td></td>
<td></td>
<td>dBm</td>
</tr>
<tr>
<td>P_INT_IMD</td>
<td>Radio Intermod. distortion interferer</td>
<td>Worst case interferer level</td>
<td>-35</td>
<td>-31</td>
<td></td>
<td>dBm</td>
</tr>
<tr>
<td>P_O</td>
<td>Radio output power level</td>
<td>Maximum gain</td>
<td>-1</td>
<td>0</td>
<td>1</td>
<td>dBm</td>
</tr>
<tr>
<td>INL/DNL</td>
<td>ADC integral/differential non-linearity</td>
<td></td>
<td>-2</td>
<td>2</td>
<td></td>
<td>LSB</td>
</tr>
</tbody>
</table>

Ordering Information

<table>
<thead>
<tr>
<th>Part number</th>
<th>Package</th>
<th>Size (mm)</th>
<th>Shipment</th>
<th>Pack Quantity</th>
</tr>
</thead>
<tbody>
<tr>
<td>DA14680-01F08A92</td>
<td>AQFN60</td>
<td>6 x 6 x 0.9</td>
<td>Reel</td>
<td>100/1000/4000</td>
</tr>
</tbody>
</table>